Skip to content

Latest commit

 

History

History
31 lines (24 loc) · 2.31 KB

File metadata and controls

31 lines (24 loc) · 2.31 KB

Selected circuits

  • Circuit: 16-bit unsigned multiplier
  • Selection criteria: pareto optimal sub-set wrt. pwr and mre parameters

Parameters of selected circuits

Circuit name MAE% WCE% EP% MRE% MSE Download
mul16u_BMC 0.00 0.00 0.00 0.00 0 [Verilog] [VerilogPDK45] [C]
mul16u_AQ1 0.00000003 0.000000093 64.06 0.0000044 3.6 [Verilog] [VerilogPDK45] [C]
mul16u_FGL 0.00000029 0.000001 91.60 0.000038 249 [Verilog] [VerilogPDK45] [C]
mul16u_A7Z 0.000003 0.000012 99.11 0.00034 25453 [Verilog] [VerilogPDK45] [C]
mul16u_EHF 0.000026 0.00011 99.26 0.0024 20028.834e2 [Verilog] [VerilogPDK45] [C]
mul16u_F6B 0.000075 0.00042 99.84 0.0067 16238.254e3 [Verilog] [VerilogPDK45] [C]
mul16u_3BB 0.0031 0.018 99.99 0.17 26871.835e6 [Verilog] [VerilogPDK45] [C]
mul16u_6NY 0.048 0.20 100.00 1.34 61508.569e8 [Verilog] [VerilogPDK45] [C]
mul16u_HGK 0.77 3.10 100.00 9.15 15436.2e11 [Verilog] [VerilogPDK45] [C]
mul16u_HF0 18.75 75.00 100.00 87.99 10407.645e14 [Verilog] [C]

Parameters

Parameters figure

References

  • V. Mrazek, Z. Vasicek, L. Sekanina, H. Jiang and J. Han, "Scalable Construction of Approximate Multipliers With Formally Guaranteed Worst Case Error" in IEEE Transactions on Very Large Scale Integration (VLSI) Systems, vol. 26, no. 11, pp. 2572-2576, Nov. 2018. doi: 10.1109/TVLSI.2018.2856362