We read every piece of feedback, and take your input very seriously.
To see all available qualifiers, see our documentation.
The design runs in a single clock domain, driven by clki. This pin is a 48 MHz signal, and as a result the entire design actually runs at 48 MHz.
clki
As a result, the system is overclocked and can fail on some devices:
Info: Max frequency for clock 'clk_48mhz': 32.13 MHz (PASS at 12.00 MHz)