File tree Expand file tree Collapse file tree 1 file changed +5
-5
lines changed
Expand file tree Collapse file tree 1 file changed +5
-5
lines changed Original file line number Diff line number Diff line change @@ -9,9 +9,10 @@ Adds support for NoC-based interconnects with Constellation (https://constellati
99### Added
1010* RTL: Support for packet-switched NoC-based TileLink main bus interconnects with Constellation
1111* Conda: Support setting up a Chipyard development environment through Conda
12- * Hammer: Fully open-source Sky130 flow with Yosys, OpenROAD, Magic, Netgen
13- * Hammer: VCS FGP (fine-grained parallelism) support
14- * Hammer: Support for Conformal LEC
12+ * Hammer: Fully open-source Sky130 flow tutorials in open-source and commercial tools
13+ * Hammer: IR key history
14+ * Hammer: Joules power analysis support
15+ * Hammer: Tempus STA support
1516
1617### Changed
1718* RTL: Default memory-mapped addresses for fft/dsp/example MMIO accelerators changed to be non-overlapping
@@ -23,8 +24,7 @@ Adds support for NoC-based interconnects with Constellation (https://constellati
2324
2425### Fixed
2526* RTL: Fix clock frequency rounding
26- * Hammer: FSDB support for Cadence Voltus
27- * Hammer: Various fixes to ASAP7 dummy SRAMs
27+ * Hammer: VCS FGP is now opt-in
2828* Dromajo: Fix to variable definition
2929* Testchipip: Fix write-strobe handling for 64B configurations
3030* Build: Ignore dotfiles in lookup_srcs
You can’t perform that action at this time.
0 commit comments