Skip to content

Lemonochrme/vhdl_processor

Folders and files

NameName
Last commit message
Last commit date

Latest commit

 

History

19 Commits
 
 
 
 
 
 
 
 

Repository files navigation

Risc V VHDL 5 Stages Pipeline

image (3)

Key Improvements in Develop Branch:

  • Better understanding of VHDL allowed for a more efficient design.
  • The removal of redundant pipeline stage components streamlined the microprocessor, reducing bottlenecks and increasing operational frequency.
  1. Main Branch:

    • Frequency: 68.19 MHz
    • Design philosophy:
      • Relied on components for pipeline stages.
      • These components added complexity and increased the number of logical gates required, leading to slower processing.
  2. Develop Branch:

    • Frequency: 168.55 MHz
    • Design philosophy:
      • Simplified architecture by eliminating unnecessary pipeline stage components.
      • Optimized signal paths and reduced the number of logical gate transitions, leading to higher efficiency and speed.

About

No description, website, or topics provided.

Resources

Stars

Watchers

Forks

Releases

No releases published

Packages

No packages published

Contributors 2

  •  
  •  

Languages